Question 44 5 pts Machine A has dual port DRAM system with the same clock for both piped and unpipelined architectures.
-
- Site Admin
- Posts: 899603
- Joined: Mon Aug 02, 2021 8:13 am
Question 44 5 pts Machine A has dual port DRAM system with the same clock for both piped and unpipelined architectures.
Question 44 5 pts Machine A has dual port DRAM system with the same clock for both piped and unpipelined architectures. Machine B has a single port DRAM system, but it's pipeline implementation has a 1.1 times faster clock rate. Consider Ideal CPI = 1 for both; what are their comparative speed ups when Memory Loads are 50% of the instructions executed? Comparative speed up is given by the following equation: Ideal CPI x Pipeline depth Cycle Time pipelined Speedup Ideal CPI + Pipeline stall CPI Cycle Time pipelined Speedup_B/Speedu_A = 1.5 Speedup B/Speedup A=1,36 O Speedup B/Speedup A - 1.18 Speedup A/ Speedup B = 1.36