- 1 15 Table Q1 Shows The Truth Table Of A Priority Encoder Circuit With 4 Inputs D3 D2 D1 And D0 And Two Outputs A1 1 (40.42 KiB) Viewed 12 times
1 15 Table Q1 shows the truth-table of a priority encoder circuit with 4 inputs (D3, D2, D1 and D0) and two outputs (A1
-
- Site Admin
- Posts: 899603
- Joined: Mon Aug 02, 2021 8:13 am
1 15 Table Q1 shows the truth-table of a priority encoder circuit with 4 inputs (D3, D2, D1 and D0) and two outputs (A1
1 15 Table Q1 shows the truth-table of a priority encoder circuit with 4 inputs (D3, D2, D1 and D0) and two outputs (A1 and A0). The X's appearing at the entries of D3, D2, D1 and D0 mean that the outputs will be the same for both 0 and 1 inputs. (a) Use Karnaugh maps to find the minimized Bodlean equations for Al and (10) AO. (b) Implementation this circuit using basic logic gates. (5) D3 D2 DI DO Al A0 0 0 0 0 X X 0 1 0 0 1 X 0 X X X X Table Q1 0 0 0 1 0 0 1 X 1 I 1 0 1